色情无码永久免费视频软件_欧美日韩精品一区二区激情_免费无码国产永久入口_欧美videos欧美同志day_超碰在线免费中文字幕_天天更新国产最新在线_鲁死你资源站亚洲av_国产破处在线观看

歡迎來到湖北浩宸智聯(lián)科技有限公司官網(wǎng)!

網(wǎng)站首頁|公司簡介|聯(lián)系我們

服務熱線:

18062095810

聯(lián)系我們contact

電話:18062095810

地址:湖北·武漢·魯巷·華樂商務中心1006

【DE10-Agilex】TERASIC友晶DE10-Agilex開發(fā)板

所屬分類友晶Terasic開發(fā)板
立即購買
  • 產(chǎn)品描述
  • 產(chǎn)品參數(shù)

    argeting the compute and acceleration needs from the edge to the core to the cloud, Terasic’s DE10-Agilex accelerator is purpose-designed to meet the ever-increasing demands for acceleration, compute, and fast data movement.

    The DE10-Agilex is based on the powerful Intel? Agilex? FPGA to obtain speed and power breakthrough, with 40% higher performance, 40% lower power for equivalent performance. The accelerator includes PCI Express Gen 4.0 x16, two 200G QSFP-DD connectors and offers 32GB of DDR4 up to 680Gbps bandwidth to provide adaptable acceleration, maximum throughput and highly customizable processing of data for compute intensive applications.

    The DE10-Agilex fully supports Intel? Open VINO? toolkit, OpenCL? BSP and Intel? oneAPI Toolkits to provide optimal Computer Vision and Deep Learning solutions. Our clients' systems can achieve highest computing performance and lowest cost for their Data Center and AI applications by leveraging the Agilex? FPGA on DE10-Agilex accelerator.

    Target Markets:





    High Frequency Trading
    High Performance Computing
    Instrumentation
    Military & Defence
    Broadcast & Video
     


    FPGA

    • Intel? Agilex? FPGA AGFB014R24A2E2VR0

    FPGA Configuration

    • On-Board USB Blaster II or JTAG header for FPGA programming

    • Avalon-ST (AVST x16) configuration via MAX 10 and CFI flash memory

    Memory

    • 128MB FLASH

    • Total 32GB DDR4 SODIMM with ECC.

    Communication and Expansion

    • Two QSFPDD connectors for 200/100/40/25/10 GbE network interface

    • PCI Express Gen4 x16 edge connector (includes PCIe drivers)

    • 2x5 Timing expansion header

    • UART

    Others

    • General user input / output:

      • 8 LEDs

      • 2 push-buttons

      • 2 slide switches

      • U.FL clock input / output

    • On-Board Clock

      • 50MHz Oscillator

      • Programmable Clock Generator

    • System Monitor and Control

      • Temperature sensor

      • Power Monitor

      • Auto Fan control

      • Auto Shutdown Control

    • Power In

      • PCI Express 2x4 power connector for 12V DC Input

      • PCI Express edge connector power

    • Mechanical Specification

      • PCI Express standard height and 3/4-length

    Supported Memory Modules for Sockets

    • Single Rank SODIMM: Up to 2666/3200 MT/s for FPGA Core Speed 2/1

    • Dual Rank SODIMM: Up to 2400/2666 MT/s for FPGA Core Speed 2/1

    Block Diagram

    Heatsink

    Active Heatsink

    Passive Heatsink(Optional)